0

Performance and Analysis of Task Out-of-Order Execution in MPSoCs

Research Perspective

Erschienen am 09.02.2016, 1. Auflage 2016
35,90 €
(inkl. MwSt.)

Lieferbar innerhalb 1 - 2 Wochen

In den Warenkorb
Bibliografische Daten
ISBN/EAN: 9783659827594
Sprache: Englisch
Umfang: 76 S.
Format (T/L/B): 0.5 x 22 x 15 cm
Einband: kartoniertes Buch

Beschreibung

The inter-subsystem communication structure can be optimized at the beginning of the design process by using simulation models at three different abstraction levels. Some design loop cases can be avoided by using this exploration method. With the Motion-JPEG case study, and illustrate the whole communication exploration process step by step. From experimental results, it show that compared with the cycle accurate simulation, the inter subsystem communication can be well optimized and evaluated at higher abstraction levels. In this project, a solution for a classification problem that is used for optimized packet assignment to different data paths within a network processor System-on-Chip (SoC). Based on a specification of the usage case for our classifier it derive Heterogeneous Decision Graph Algorithm (HDGA), a heuristic approach to construct a decision tree classifier that integrates external lookup results for certain types of rules. Evaluated various parameters for optimizing the proposed decision tree and present simulation results to show the scalability of HDGA for typical problem sizes. This project is concluded with the results of an implementation on our FPGA Platform.

Produktsicherheitsverordnung

Hersteller:
BoD - Books on Demand
[email protected]
In de Tarpen 42
DE 22848 Norderstedt

Autorenportrait

R. Arun Prasath, Faculty in the Department of Electronics and Communication Engineering at Anna University Regional Campus-Madurai. Current pursuing his Ph.D. under faculty of Information and Communication Engineering. His research interests include Low Power VLSI Design, Analog VLSI Design & Wireless Sensor Networks.